Decision Diagrams Based On-line Testing of Digital VLSI Circuits

dc.contributor.authorBiswal, Pradeep Kumar
dc.date.accessioned2017-10-24T10:01:00Z
dc.date.accessioned2023-10-20T04:36:49Z
dc.date.available2017-10-24T10:01:00Z
dc.date.available2023-10-20T04:36:49Z
dc.date.issued2017
dc.descriptionSupervisor: Santosh Biswasen_US
dc.description.abstractThe rapid increase in complexity of VLSI circuits with the advent of Deep Sub-Micron (DSM) technology causes development of faults during their normal operation. Such faults cannot be detected by off-line test or Built-In-Self- Test (BIST) techniques, thus, On-line Testing (OLT) is becoming an essential part in Design for Testability (DFT). Most of the existing works presented in the literature on OLT of digital circuits have emphasized on the followings:--non-intrusiveness, totally self-checking, low area overhead, high fault coverage, low detection latency, etc. However,in DSM era, several other factors need to be considered, namely flexibility, coverage for advanced fault models, scalability, handling asynchronous circuits, etc. Considering all these facts, the main objective of this thesis is to design and develop efficient OLT schemes for detection of faults on-the-fly in digital VLSI circuits. In the first contribution of the thesis, we propose an Ordered Binary Decision Diagram (OBDD) based OLT scheme for digital circuits by considering “number of tap points” as a new design parameter to provide flexibility in the OLT perspective. Experimentally, it is seen that minimization of tap points (i.e., measurement limitation) has minimal impact on fault coverage and detection latency but it reduces area overhead of the on-line tester significantly. In the second contribution of the thesis, we propose an OBDD based OLT scheme for both feedback and non-feedback bridging faults. Experimentally, we have seen that consideration of feedback bridging faults along with non-feedback ones, improves fault coverage with marginal increase in the area overhead compared to schemes only involving nonfeedback faults. In the third contribution of the thesis, we propose a High Level Decision Diagram (HLDD) based OLT scheme at Register Transfer Level (RTL) model of circuits in order to improve the scalability.en_US
dc.identifier.otherROLL NO. 11610107
dc.identifier.urihttps://gyan.iitg.ac.in/handle/123456789/852
dc.language.isoenen_US
dc.relation.ispartofseriesTH-1604;
dc.subjectCOMPUTER SCIENCE AND ENGINEERINGen_US
dc.titleDecision Diagrams Based On-line Testing of Digital VLSI Circuitsen_US
dc.typeThesisen_US
Files
Original bundle
Now showing 1 - 2 of 2
No Thumbnail Available
Name:
Abstract-TH-1604_11610107.pdf
Size:
81.76 KB
Format:
Adobe Portable Document Format
Description:
Abstract
No Thumbnail Available
Name:
TH-1604_11610107.pdf
Size:
8.72 MB
Format:
Adobe Portable Document Format
Description:
Thesis
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Plain Text
Description: